Guiding instruction scheduling with synchronisation markers on a superscalar based multiprocessor

R.-Y. Hwang
F. Lai

Indexing terms: Data dependence, Instruction scheduling, Shared memory multiprocessor, Superscalar, Synchronisation, Synchronisation marker

Abstract: Exploiting loop parallelism is an important way to enhance system performance. For loop-carried dependence, the original DO loop is converted into a DOACROSS loop to function concurrently. In general, synchronisation operations are inserted to maintain order dependence during parallel execution. For each processor in a shared memory multiprocessor, if the executing sequence is the same as the original source program, the action of synchronisation operation is correct; however, if each processor is used out of order, such as in the superscalar machine, the action of synchronisation operation may be incorrect. The synchronisation marker insertion method proposed resolves this problem in two steps: (i) proper synchronisation markers are appended into the array element of dependences, and (ii) synchronisation markers are generated during intermediate code generation. Finally, algorithms are proposed to prevent error during instruction scheduling.

1 Introduction

A parallel compiler exploits loop level parallelism and instruction scheduling exploits instruction level parallelism. In the past, people studied either on loop level or on instruction level independently but some new problems need to be resolved where we consider loop level and instruction level simultaneously. For example, consider a shared memory multiprocessor in which each processing element is a superscalar processor: we need to exploit loop level and instruction level simultaneously. In this paper, we discuss a synchronisation problem in which synchronisation operation is inserted at loop level but the order dependence may be broken during instruction scheduling.

Parallel loops in a program, whose iterations can be executed concurrently on different processors, provide the greatest potential of parallelism to be exploited by multiprocessor systems [11, 13]. If the iterations of a parallel loop are independent, it is called a DOALL loop. If there are data dependences across iterations of a DO-loop (loop-carried dependence), its iterations can still be executed concurrently on different processors, provided that the data dependences are enforced by synchronisation across the processors during the execution. This kind of parallel loop is called a DOACROSS loop [2, 14]. There have been some compiler techniques on multiprocessor data synchronisation, for DOACROSS loops. Midkiff [10] and Wolfe [16] suggested inserting statement level synchronisation instructions such as set/wait and send/wait in the loop body to enforce data dependences. These schemes can only handle constant distance data dependences and single-nested DOACROSS loops. Su and Yew proposed a process oriented data synchronisation scheme for constant distance data dependences [12]. Li provides two operations, POST and WAIT, on a logical event variable to execute a DOACROSS loop in parallel [8]. The operation POST(v) sets the event variable v to TRUE; the operation WAIT(v) busy-waits until v becomes TRUE. The initial value of an event variable is FALSE. The scheme of event variable synchronisation is suitable for some variable distances and nested loops. It can also handle single loop synchronisation. Tang, Yew and Zhu present an algorithm based on special counters [15]. They use two data oriented synch read and synch write to replace the regular read and write in the original sequential program, respectively. The ordering number for each data access is decided at compilation time. This scheme considers a subset of loop bounds and subscript in the event variable synchronisation method.

From the discussion above, we know that Li's approach is a most powerful one. Fig. 1 is an example of event variable synchronisation [8]. A nested loop is shown in Fig. 1a, and its synchronisation operation insertion is shown in Fig. 1b. In Fig. 1b, EV is a bit array to record whether its corresponding iteration has finished or not. Because the dependence sink should not wait in all loop iterations, a condition must be checked in each iteration to see if a WAIT must really be executed. This condition is called mask predicate, which is tested by the IF statement in Fig. 1b. On the other hand, because the distance of dependence relation is variable, the distance between dependence source and sink must be determined.

This work is supported in part by the National Science Council under grant NSC 82-0408-E-002-093.

© IEE, 1994
Paper 1519E (CI), first received 4th October 1993 and in revised form 11th July 1994.
R.-Y. Hwang is with the Department of Electrical Engineering, National Taiwan University Taipei, Taiwan, Republic of China.
F. Lai is with the Department of Electrical Engineering and Department of Computer Science and Information Engineering, National Taiwan University Taipei, Taiwan, Republic of China.

The correspondence between two dependent references is called contact, which should be maintained by indexing the event array correctly in POST and WAIT as in Fig. 1b. For details about deciding mask predicate and contact, refer to Reference 8.

Now, synchronisation conditions are described as follows.
For LFD and LBD
(i) A Sig cannot precede the corresponding Src.
(ii) A Waf cannot be behind the corresponding Snk.

Li makes two assumptions to ensure that explicit synchronisation is needed only for loop carried dependences: (i) The processors executing a parallel loop may exit only after all iterations are completed, and (ii) statements in the same iteration of a parallel loop execute sequentially in their original order. However, if the program shown in Fig. 1b is executed on a multiprocessor in which each processor is executed out of order, such as the superscalar processor [4, 6, 7], the assumption will be invalid and some errors will be incurred. For superscalar machines, instruction scheduling can be done at compilation time. The compiler analyses the dependence relation and decides how to move instructions [6]. For example, there is no dependence relation between the statements $S_i$ and PO in Fig. 1b, and the original executing sequence of three-address code for statements $S_i$ and PO may be changed after instruction scheduling. It means that the action of POST can be finished before the access of array element $A[I_i + I_2, I_3]$. For such a case, a processor has not written data into array $A$ yet, but the corresponding bit array has been set. In the meantime, if a processor is waiting for the bit set, error is incurred. So we will get stale data. In this paper, we propose a technique to resolve this problem.

2 Synchronisation conditions

In this Section, we discuss the synchronisation conditions which prevent the instruction scheduling from error. First, some notations are defined.

- $Src$ = dependence source
- $Snk$ = dependence sink
- $POST$ = a synchronisation instruction 'POST'
- $WAIT$ = a synchronisation instruction 'WAIT'
- $P_{src}$ = the processor which executes the iteration of dependence source
- $P_{snk}$ = the processor which executes the iteration of dependence sink

Let $S_i$ and $S_j$ be arbitrary statements.

**Definition:** $S_i$ bef $S_j$ iff $S_j$ occurs before $S_i$.

**Definition:** $S_i$ bef $S_j$ on statement $S_j$.

If the above conditions are not satisfied, some errors will be incurred. For the LFD case, if condition (i) is violated, a Sig is issued before the corresponding Src. In the meantime, if the $P_{snk}$ is waiting for this Sig, it will mistakenly act as if the corresponding Src has been accessed and the $P_{snk}$ might access stale data. Similarly, when condition (ii) is violated, the $P_{src}$ always accesses the Snk without suspending, and the order dependence is violated. The $Waf$ (or $Snk$) can go across the Sig (or Src), and there is no error because they are independent of each other inside the iteration. For an iteration $i$, $Sig$ is to signal the dependence sink after iteration $i$; however, $Waf$ is to wait for the dependence source after iteration $i$. Therefore, the deadlock can not happen. In such a case, the LFD case is converted into the LBD. For the LBD case, if condition (i) or (ii) is violated, the error is the same as in the LFD case. Similarly, the Src or Sig can go across the Snk or Waf, and no errors will be incurred. If Sig goes across the Waf, it means that Src must go across Src, Snk and Waf. The dependence relation still holds because it is a loop carried dependence. In such case, the LBD is converted into the LFD.

3 Implementation of synchronisation marker insertion

In this Section, we propose an approach to resolving the problem. The simplest solution for this problem is to constrain instruction moving across any synchronisation operation. However, this will seriously affect the function of instruction scheduling. According to Reference 5, the instruction parallelism in a basic block is scarce. If this problem is resolved in this way, the performance of the superscalar processor will degrade seriously. This problem has two features: (i) the dependence information is constructed during synchronisation operation insertion which is done at statement level, (ii) the order dependence maintained by synchronisation operation may be broken during instruction scheduling. From the features, it is clear that the solution is very troublesome if we try to resolve this problem at instruction level without any information provided by the statement level. Therefore, we convert the dependence information, which is constructed at statement level, into synchronisation markers which always attach to the dependence event, and then the error prevention algorithms are developed to guide the instruction scheduler for correct scheduling. Basically, if we can satisfy the synchronisation conditions above,
the problem is resolved. A marker is a pseudoinstruction, the format of which is either $\Delta_i$ or $\nu_i$, $\Delta_i$, the upmarker, represents the situation that the synchronisation condition may be violated when the dependence event $Src$, $Snk$, $Sig$, or $Wat$ immediately following $\Delta_i$ is moved up. Conversely, $\nu_i$, the downmarker, means that the synchronisation condition may be violated when the dependence event immediately beyond $\nu_i$ is moved down. Variable $\nu$ is to identify whether the dependence events belong to the same dependence relation. The problem is overcome if we deposit different synchronisation marker pairs between $Src$ and its corresponding $Sig$, and $Snk$ and its corresponding $Wat$. When the dependence event is moved up (down), the marker near to the event must be moved up (down) together with it as one unit. After the instruction scheduling is finished, all markers inserted are deleted. Therefore, this will not increase the original program size.

Now, we consider how to insert the synchronisation markers into the dependence relation. First, we illustrate the example shown in Fig. 1b. In Fig. 1b, according to the synchronisation conditions discussed in the last Section, we need to insert a downmarker $\nu_i$ which immediately follows the dependence source $A[I_1 + I_2, I_3]$, and an upmarker $\Delta_i$ which immediately precedes the synchronisation operation POST. Similarly, an upmarker $\Delta(j \neq i)$ is deposited immediately before the dependence sink $A[I_1, I_2 - 2]$, and a downmarker $\nu_i$ is deposited immediately after the synchronisation operation $WAIT(EV[I_1 - I_2 + 2, I_2 - 2])$. An n-dimensional array element $A[I_1, I_2, ..., I_n]$ must be converted into one dimension address to store in memory. Basically, there are two fundamental forms, row-major and column-major, to finish this work. Therefore, an array element can be translated into several three-address codes. Assume $A$ is a $10 \times 10$ array and a work is 4 bytes: the array element $A[I_1, I_2 - 2]$ in Fig. 1b can be translated as in Fig. 2a. Observing Fig. 2a, we find that the correspondence of array element $A[I_1, I_2 - 2]$ at instruction level is instruction $i: t_4 \leftarrow A[I_3]$. So, the synchronisation marker $\Delta_i$ needs to be deposited immediately before instruction $i$ in Fig. 2a and is shown in Fig. 2b.

With a dependence event, we can classify the event as one of the five types of dependence relation. The five types are (i) single dependence source, (ii) single dependence sink, (iii) multiple dependence source, (iv) multiple dependence sink and (v) one or more dependence sources and sinks. Let $A$ and $B$ be $Src$, $Snk$, $Sig$, $Wat$, or $Wat$. ($Wat$ represents $n$ $Wats$). An A-B marker is a synchronisation marker pair into which the downmarker $\nu_i$ and the upmarker $\Delta_i$ are inserted immediately following and preceding A and B, respectively. If A is $Wat$, n identical downmarkers are inserted immediately following $n$ $Wats$. The synchronisation marker insertion of the five types is shown in Fig. 3. With the single dependence source $Src$ in Fig. 3a, we need only insert a $Src-Sig$ marker to prevent violating synchronisation conditions. Similarly, with the single dependence sink $Snk$ in Fig. 3b, the multiple dependence source $Src$, in which there are $n$ corresponding dependence sinks in Fig. 3c, and the multiple dependence sink $Snk$, in which there are $n$ corresponding dependence sources in Fig. 3d, we need only insert $Wat-Snk$ marker, $Src-Sig$ marker, and $Wat-Snk$ marker, respectively. With a data dependence event $Src-Snk$, in which there are $m$ corresponding dependence sinks and $n$ corresponding dependence sources in Fig. 3e, we insert two different synchronisation marker pairs $Wat-Snk$ marker and $Src-Sig$ marker. Therefore, for a dependence source (or sink) in a dependence relation, there exist, at most, two synchronisation markers to maintain the correct execution.

From the discussion above, we insert, at most, two different marker pairs to resolve all kinds of dependence cases. Now, we show how to insert synchronisation markers into the program. This is done in two steps:

(i) append synchronisation markers into the dependence event of the source program;

(ii) generate the synchronisation markers during the intermediate code generation.

Step 1 is done by a parallel compiler during the insertion of synchronisation operations [8]. A parallel compiler does dependence analysis to decide whether the dependence relation exists. If any dependence relation is found, the synchronisation operations POST and WAIT are inserted into the dependence relation [9]. At the same time, we append an adequate marker pair between $Src(Snk)$ and its corresponding $Sig(Wat)$. The synchronisation marker insertion is shown in Algorithm 1. For an array element $A$, which is a dependence source, $A_1$ is replaced with string $A_1$ & $i$, the corresponding synchronisation marker of which is $\nu_i$, and string $\&$POST($EV[i_1, i_2, ..., i_n]$) is inserted after the statement that issues $A_1$. Similarly, the array element $A_2$, which is a dependence sink, is replaced with string $\&A_2$ and statement $IF \rho WAFT(a)\&k$ is inserted before the statement which issues the sink reference $A_2$ (p is mask predicate and c is contact). The terminal symbol & is a special symbol which is to combine synchronisation marker and array element as one unit. The synchronisation markers are generated during intermediate code generation. For example, the synchronisation operation insertion shown in Fig. 1b can have some markers appended as shown in Fig. 4. In this Figure, array element $A[I_1 + I_2, I_3]$ is a dependence source, so the string $\&$ is appended after it.

Its corresponding POST is replaced with \&j\&POST(EV[i, j]). Similarly, string \&i\& is inserted before the array element \&A[i, j - 2\)], which is a dependence sink, and string \&i\& is appended after the corresponding WAIT (EV[i - 1, j - 2 + 1, j - 2 - 2]).

\begin{align*}
\text{DOALL}_{i, 1, N} &+ \text{DOALL}_{i, 1, N + 1} \\
\text{WT:} &+ \text{IF}((i \land 1, 1 + 1) \land (i \land 1, 1 \geq 2 + 2)) &+ \text{\&i\&}
\end{align*}

\begin{align*}
S_{2}: &+ A[i + 1, j] = C[i + 3, j] \\
\text{PO:} &+ \&j\&\text{POST(EV[i, j])}
\end{align*}

ENDDO

Fig. 4 Example for appending synchronisation marker in Fig. 1b

For Step 2, we write a grammar to deposit the synchronisation marker inserted in Step 1 into three-address codes. A translation scheme is a context-free grammar in which program fragments called semantic actions are embedded within the right sides of productions [1]. The translation scheme for array element and statements POST and WAIT is written in Fig. 4.

In this Figure, the corresponding POST is replaced with \&j\&POST(EV[i, j]), similarly, \&i\& is inserted before the array element \&A[i, j - 2\)], which is a dependence sink, and \&i\& is appended after the corresponding WAIT (EV[i - 1, j - 2 + 1, j - 2 - 2]).

The function \text{limit}(array, j) returns the number of elements along the jth dimension of the array whose symbol table entry is pointed to by \text{array} which is stored at \text{Elist}_{array}. \text{Elist}_{place} denotes the temporary value computed from index expression in \text{Elist}. \text{L}_{place} = \text{E}_{place}, \text{T}_{place}, \text{P}_{place}, and \text{E}_{place} are pointers which point to the symbol table entry for that name. \text{L}_{offset} is a new temporary that holds w times the value of \text{E}_{li}_{place} (w is the number of bytes in a word).

The grammar in Fig. 5 generates the three-address code of array element and inserts synchronisation markers which are immediately after or before the dependence events of three-address code. The semantic action of each rule is listed on the right-hand side of the rule. Production rule 1 shows that a statement can be an assignment, PO, or WT statement. Rule 2 describes an assignment statement with simple identifier \(F := E\), array element \(L := E\), or dependence event \(F & L := E\), \(F \& L := E\), or \(F \& L \& F := E\) on the left-hand side of '=' , respectively. Rules 3, 4, 5, and 6 show the arithmetic operation in which the nonterminal symbol \(P\) is a simple identifier \(P := F\), array element \(P := L\) or dependence event \(P := F \& L, P := L \& F, or P := F, \& L \& F\). Rules 7, 8, and 9 calculate the address of array element. Rules 10 and 11 generate the synchronisation instruction and its corresponding marker. \text{HWAIT} and \text{HPOST} are two instructions which are supported by hardware. For the rule \(P := F \& L, \text{F}_{place}\), records the variable of the synchronisation marker, and \(F\), a synchronisation marker identifier, is placed before \(L\), which is an array element. Therefore, the upmarker \text{\Delta F}_{place} is inserted before \(L\). The corresponding semantic action generates \text{\Delta F}_{place} and \text{P}_{place} as \text{L}_{place}[L_{offset}].

Fig. 5 Translation scheme for addressing array element with synchronisation marker insertion
The grammar shown in Fig. 5 is LALR (1) [1], so we know that this grammar is realisable. It is left recursive; therefore, bottom-up parsing is employed and it is implemented with shift reduce parser. A handle of a right-sentential form γ is a production \( A \rightarrow \beta \) and a position of γ where the string β may be found and replaced by \( A \) to produce the previous right-sentential form in a rightmost derivation of γ. That is, if \( S \Rightarrow S \Rightarrow A \Rightarrow A \Rightarrow \gamma \), the \( A \rightarrow \beta \) in the position following \( A \) is a handle of \( \gamma \). Basically, shift-reduced parsing is used to find a handle. The action 'shift' is applied if a handle can not be found; or the action 'reduce' is applied, and it will reduce the production in which a handle is found. The three-address code of statements \( S_2 \) and PO in Fig. 4 is shown in Fig. 6. In this Figure, the correspondence of dependence event must be \( V_j \), if it exists and instruction \( I_{x+1} \) must be \( \Delta_i \) if it exists. With marker \( V_y \), there is no problem if the moving direction is up during the scheduling; however, if the basic block A

\[
\begin{align*}
I_1 \quad I_2 \\
I_4 \quad I_5 \\
I_7 \quad I_8 \\
I_9 \\
\therefore \quad \therefore
\end{align*}
\]

Fig. 7 Example of instruction scheduling

assuming instruction scheduler decides to move instruction \( 1 \) from basic block A with offset \( \alpha \) to position \( \alpha \) of basic block B, direction is down, it is necessary to check from \( BB(A, x) \) to \( BB(B, y) \) whether marker \( \Delta_i \) is encountered during the scheduling. In this algorithm, function \( \text{Convert}(I) \) is to find the corresponding marker of \( I \), where \( I \) is either an up or down marker. For example, if \( I \) is \( V_y \), \( \text{Convert}(I) \) is \( \Delta_i \). The scheduling fails if the two markers \( \Delta_i \) and \( V_j \) meet together. For example, if instruction \( I \) in Fig. 6 is to be moved across instruction \( m \), this is an allowable move; however, if it is to be moved across instruction \( n \), this move failure because the two markers, \( \Delta_i \) and \( V_j \), meet together.

4.2 Two modified prevention algorithms
In this Section, we slightly modify Algorithm 2 by separating the dependence event from the basic block to improve efficiency. Let \( d \) be the number of quadruples between instructions \( I_x \) and \( I_y \) in Algorithm 2. The time complexity of Algorithm 2 is \( O(d) \) if \( I_x \) is a dependence event and the moving direction is the same as its attached marker; otherwise, the complexity is \( O(1) \). Can the scheduling efficiency be improved again? First, we separate \( Sig(Wat) \) and its attached synchronisation marker, synchronisation block, from the original basic block and name it Algorithm 3. By definition, a basic block begins execution at its top and executes all instructions in sequence, then ends with a conditional or unconditional branch. No branches into the middle of a basic block are allowed. A subblock is a set of contiguous three-address codes in a basic block. A synchronisation block is a subblock in which there are only two instructions: \( \text{HPOST} \) or \( \text{WAIT} \) and its nearby marker. The attributes of a synchronisation block consist of type, and \( \text{mid} \). The type shows the type of block, zero for subblock and one for synchronisation block. The \( \text{mid} \) is used for recording the corresponding identifier of synchronisation for the synchronisation block. For such an arrangement, we need only check whether the synchronisation conditions are violated by checking the type of block. If the marker pair meet together, scheduling fails. However, block splitting and merging are required in Algorithm 3 and the number of blocks will increase. What is the number of blocks in Algorithm 3? Let the number of original basic blocks in a flow graph be \( b \). Assume there are \( m \) dependence events and \( n \) of them are multiple dependence source/sinks. From the discussion in the last Section, if a dependence event is not multiple dependence source/sink, we need only one synchronisation marker; otherwise, two synchronisation markers are needed. For \( (m - n) \) dependence events, we need at least \( 2n \) synchronisation blocks. Therefore, the low bound is \( b + (m - n) + 2n = b + m + n \). On the other hand, if a synchronisation block is moved to the middle of the original basic block,
each block will be divided into two subblocks. Therefore, the upper bound of total number of blocks will be \( b + (m - n) + (m - n) + 2n + 2n = b + 2(m + n) \). From the discussion above, the range of total number of blocks including HPOST and HWAIT synchronisation blocks is between \( b + m + n \) and \( b + 2m + n \). Therefore, the total number of blocks in Algorithm 3 is greater than the original blocks and dependent on the number of dependence events and the position of synchronisation blocks. For example, the flow graph of Fig. 6 is shown in Fig. 8a. In this Figure, the HPOST synchronisation block is isolated from the original block. The instruction in position \( l \) can be moved to position \( m \) because blocks \( A \) and \( B \) are in the same block. In another case, assuming the instruction in position \( l \) is to be moved to position \( n \), we inspect HPOST synchronisation block and find that a synchronisation marker pair meet together. Therefore, the scheduling fails. We only inspect one synchronisation block, and this is more efficient than Algorithm 2. However, if instruction HPOST \((t_{lo})\) is to be moved to position \( m \), the scheduling succeeds but block splitting and merging are executed. Now the inspection should be done statement by statement instead of block by block. After block splitting and merging, the changed flow graph is shown in Fig. 8b.

The error checking is done in a synchronisation block because the dependence events had been isolated in a synchronisation block. Therefore, we inspect synchronisation conditions only when \( I_s \) is in a synchronisation block. The time complexity for \( I_s \) being a dependence event is \( O(c) \), where \( c \) is the number of blocks between blocks \( A \) and \( B \). If every dependence event is formed as a synchronisation block, what is the range of total number of blocks including synchronisation blocks? For \( (m-n) \) dependence events, there are at least \( (m-n) \) synchronisation blocks and \( (m-n) \) blocks which consist of dependence events and its marker. Similarly, for \( n \) dependence events which are multiple dependence source/sink, we need at least \( 2n \) synchronisation blocks and \( n \) blocks. Therefore, the low bound of total number of blocks is \( b + (m-n) + (m-n) + 2n + n = b + 2m + n \). Therefore, if every dependence event is formed as a synchronisation block, the range of total number of blocks including synchronisation blocks is between \( b + 2m + n \) and \( b + 4m + 2n \). From the discussion above, the number of blocks in Algorithm 4 is more than in Algorithm 3. This will increase the operation of block splitting and merging. However, the time complexity is \( O(c) \) if \( I_s \) is a dependence event, where \( c \) is the number of blocks. For example, the flow graph of the program segment in Fig. 6 is shown in Fig. 8c. In this Figure, the action of movement from position \( l \) to position \( n \) or \( m \) is similar to Algorithm 3 and block splitting and merging would be executed. The flow graph after moving the instruction in position \( l \) to position \( n \) is shown in Fig. 8d. To move instruction HPOST \((t_{lo})\) to position \( l \), we need only check two blocks to find out that the scheduling is not allowable. For Algorithms 2 and 3, this must be inspected statement by statement. In general, Algorithm 2 is a simple but efficient error prevention algorithm. However, if \( I_s \) is a dependence event and the number of instructions between \( I_s \) and \( I_l \) is large, the performance of Algorithms 3 and 4 is better than that of Algorithm 2.

5 Conclusion

The major goal of the superscalar based multiprocessor is to exploit loop and instruction parallelism. This requires reconsideration of several interesting problems such as error prevention, discussed in this paper, scheduling approaches, and other related compiler techniques. We have proposed an approach to resolving the problem of instruction scheduling with out of order execution. The most important contribution of this paper is that it shows how to prevent the instruction scheduling from error by providing synchronisation markers to guide the instruction scheduler for correct scheduling. In most cases, all algorithms proposed are very efficient (\( O(1) \)). The synchronisation marker method is suitable for post scheduling and prescheduling.

6 References

1 AHO, A. V., SETHI, R., and ULLMAN, J. D.: 'Compilers principles, techniques, and tools' (Addison-Wesley, Reading MA, 1986)

7 Appendix

7.1 Algorithm 1: Appending synchronisation marker (Fig. 4)
Input: An array reference A, which is a dependence source in a loop. Suppose the indices of the enclosing loops are i1, i2, ..., ik.

Output: Synchronisation code for every dependence from A1.
1. Create a new variable i.
2. Replace A1 with A1,i in the source program.
3. After the statement that issues A1, insert
   
   `!&POST(EV(i1, i2, ..., ik))`.

4. For every dependence sink A2 from A1 do the following:
   4.1 Create a new variable j.
   4.2 Replace A2 with j&A2 in the source program.
   4.3 Formulate the mask predicate p and the contact e.
   4.4 Before the statement which issues the sink reference, insert
      `IF p WAIT(e)&j`.

7.2 Algorithm 2: Simple and efficient error prevention method (see Fig. 6)
Input: The instruction I1 in BB(A) and the instruction I2 in BB(B)\* Assuming that the instruction I2 in BB(A) is moved to the position y of BB(B)*

Output: SCHE/*FALSE if scheduling fails; TRUE if scheduling succeeds*/ SCHE ← TRUE;
if I2+1 is downmarker and ((A precedes B) or (A = B and I2 < I1))
   for each quadruple (three-address code) I between I2 and I1 do
      if I = Converse(I2 + 1) then SCHE ← FALSE; exit; endif;
      endfor;
   endif;
if I2+1 is upmarker and ((B precedes A) or (A = B and I2 > I1))
   for each quadruple I between I2 and I1 do
      if I = Converse(I2 - 1) SCHE ← FALSE; exit; endif;
      endfor;
   endif;